Circuit Design for Standard Cell Library Test

Renato RibasVinicius CallegaroMarcelo LubaszewskiAndré IvanovAndré Reis

This work presents the design methodology and the architecture of simple, efficient and easy-to-use test circuits for evaluating and validating any set of library cells (combinational and sequential logic gates), both in the design environment and for on silicon prototyping. Evaluation and validation are accomplished considering functionality, performance, power consumption and impact in operation of nanometer aging effects. Simulation results demonstrate the behavior of the proposed design and the many facilities it provides.

Caso o link acima esteja inválido, faça uma busca pelo texto completo na Web: Buscar na Web

Biblioteca Digital Brasileira de Computação - Contato:
     Mantida por: